Difference between revisions of "Firmware 10.5 Notes"
Jump to navigation
Jump to search
| Line 1: | Line 1: | ||
=== MMA8451 Data Acquisition using FIFO Buffer === | === MMA8451 Data Acquisition using FIFO Buffer === | ||
| − | 200 ODR and I2C BUS at 400hz | + | 200 ODR and I2C BUS at 400hz |
| − | time for 32 values | sleep time | wake time | + | 200 / 32 = 6.25 times in 1 sec |
| − | 160 ms 154.5 ms 5.5 ms | + | |
| + | time for 32 values | sleep time | wake time | total wake time / sec | | ||
| + | 160 ms 154.5 ms 5.5 ms 34.4 ms | ||
| + | |||
| + | 200 ODR and I2C BUS at 100hz | ||
| + | |||
| + | time for 32 values | sleep time | wake time | total wake time / sec | | ||
| + | 160 ms 138 ms 22 ms 137.5 ms | ||
Revision as of 09:24, 5 June 2013
MMA8451 Data Acquisition using FIFO Buffer
200 ODR and I2C BUS at 400hz
200 / 32 = 6.25 times in 1 sec
time for 32 values | sleep time | wake time | total wake time / sec |
160 ms 154.5 ms 5.5 ms 34.4 ms
200 ODR and I2C BUS at 100hz
time for 32 values | sleep time | wake time | total wake time / sec |
160 ms 138 ms 22 ms 137.5 ms